Vendor: HCL Technologies Category: ADC

10-Bit SAR ADC 5MSPS

HCLTech offers SAR ADC 10bit hcl_saradc_10bit_5msps_t40_v1 is a general-purpose analog to digital converter (ADC).

Overview

HCLTech offers SAR ADC 10bit hcl_saradc_10bit_5msps_t40_v1 is a general-purpose analog to digital converter (ADC). It is Successive Approximation Register (SAR) ADC with a sampling rate of 1.25 Mega Samples Per Second (MSPS). It is designed for versatile applications and offers flexibility in signal acquisition. The ADC has a resolution of 10 bits, and it operates at sampling rate of 1.25 MSPS.
The hcl_saradc_10bit_5msps_t40_v1 can be used in Pseudo differential mode as well as in fully differential mode.

Key features

  •  Fully Differential Mode: -0.6V–0.6V
  •  Pseudo Differential Mode: 0V-1.2V
  •  1.8V Analog/1.0V Digital
  •  Resolution: 10-bit
  •  Sampling rate: 1.25 MSPS
  •  128 MHz +/-3% Trimmed Variation
  •  Integral Non-Linearity (INL) < +1/-0.7 LSB
  •  Differential Non-Linearity (DNL) < +/-0.5 LSB
  •  Gain Error < +/-2.5 LSB
  •  Offset Error < +/-2.5 LSB
  •  Effective number of bits (ENOB) @ Fin=1.06MHz: 9.84
  •  Area=56611.36 sq. µm

Block Diagram

Applications

  •  High Speed Tests and Measurement systems.
  •  Audio and Video Processing.
  •  Control System.
  •  Serial Communication Protocols

Silicon Options

Foundry Node Process Maturity
TSMC 40nm G

Specifications

Identity

Part Number
HCLTech_SARADC_10bit_5msps_t40_v1
Vendor
HCL Technologies

Provider

HCL Technologies
HQ: India
HCLTech is one of Indias leading global Technology and IT enterprises, operating across 61 countries and with annual revenues of US$13 billion. Our range of offerings span R&D and Technology Services, Enterprise and Applications Consulting, Remote Infrastructure Management, BPO services, IT Hardware, Systems Integration and Distribution of Technology and Telecom products in India. HCLTech specializes in spec to parts custom SoC design service. HCLTech design house is focused on designing high-performance hardware engineering solutions. Our robust processes, development methodology, expertise in complete system engineering including ASIC / FPGA (mixed signal), ESL (Electronic System Level), Board Design & Firmware have enabled our customers to improve the design cycle and achieve faster go to market. We have also provided significant value to our customers through our reusable IP cores, automated test / verification frameworks and other solution accelerators. Our expertise spans across tools from Cadence, Mentor, Synopsys and others.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 10-Bit SAR ADC 5MSPS?

10-Bit SAR ADC 5MSPS is a ADC IP core from HCL Technologies listed on Semi IP Hub. It is listed with support for tsmc.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP