Innosilicon HDMI RX IP is designed to receive and recover the video and audio data from an HDMI source device for display applications.
Innosilicon HDMI RX IP is composed of the physical layer and the PHY logic. The physical layer contains 1 clock channel, 3 data channels, and bias circuit. The clock channel consists of termination, level-shifter and PLL circuit. The data channel includes termination, level-shifter, equalizer and CDR circuit.
In each data channel, the termination provides common mode voltage and termination resistance for the differential pair at the receiver end. The level-shifter changes the common mode voltage of input signals from the termination supply domain to a proper level that satisfies the input voltage range of equalizer. The input signals are reshaped by equalizer for frequency compensation. Then the serial stream is recovered by CDR and converted to parallel output.
The PHY logic receives the recovered parallel data and clock signals of 3 data channels. These data are firstly synchronized to the same clock, then aligned to eliminate the channel skew and finally output to the controller for further process.
Innosilicon HDMI RX IP offers reliable implementation for HDMI interface, which can be integrated in the SoC used in multimedia device.
HDMI1.4 Receiver PHY
Overview
Key Features
- Area: 0.84mm2 including IO and ESD
- Note: The area parameter is for reference only. Please refer to the final LEF file for the actual value.
- Compliant with HDMI1.4 and DVI1.0 specifications
- Support clock input up to 340MHz
- Support data input up to 3.4Gbps per data channel
- Support DC-coupled input and termination connected to 3.3V
- Support 10-bit parallel output up to 340MHz for each data lane
- Support programmable termination, equalizer and CDR dynamics
- Support automatic termination resistance calibration
- Support equalizer gain adaption
- Support BIST logic
- APB slave interface for internal register access
- Built-in low jitter PLL and bandgap reference
Benefits
- Very Low power
- Small Area, easy to integrate
- Test chip and test board available
- FPGA integration support available
Deliverables
- Datasheet
- Physical Integration Guide
- Timing Library Model (LIB)
- Encrypted Verilog Model
- Library Exchange Format (LEF)
- GDSII Database
- Evaluation Board if Available
Technical Specifications
Foundry, Node
SMIC 40/14nm, TSMC 40nm
Maturity
Silicon proven and validated
Availability
now
SMIC
In Production:
14nm
,
40nm
LL
Silicon Proven: 14nm , 40nm LL
Silicon Proven: 14nm , 40nm LL
TSMC
In Production:
40nm
LP
Silicon Proven: 40nm LP
Silicon Proven: 40nm LP
Related IPs
- MIPI CSI-2 Receiver
- MIPI D-PHY CSI-2 RX (Receiver) IP
- GLONASS/GPS/Galileo/BeiDou multisystem single-band 2-channel receiver RFIC
- Dual FPD-link, 30-Bits Color LVDS Receiver, 170Mhz (SVGA/FHD@120Hz) LVDS de-serializer 10:70 channel decompression with automatic de-skew
- MIPI D-PHY DSI RX (Receiver) IP
- ASI Receiver