The MIPI D-PHY Analog RX IP Core is fully compliant to the D-PHY specification version 1.2. It supports the MIPI Camera Serial Interface (CSI-2) and Display Serial Interface (DSI) protocols. It is a RX PHY with one clock lane and 4 data lanes. The D-PHY consists of an analog front end to generate and receive the electrical level signals, and a digital back end to control the I/O functions. Internal termination resistor with auto-calibration.
MIPI D-PHY Rx IP, Silicon Proven in TSMC 22ULP
Overview
Key Features
- Compliant to MIPI Alliance Standard for D-PHY specification Version 1.2
- Supports standard PPI interface compliant to MIPI Specification
- Supports synchronous transfer at high speed mode with a bit rate of 80-2500 Mb/s
- Supports asynchronous transfer at low power mode with a bit rate of 10 Mb/s
- Supports ultra low power mode, high speed mode and escape mode
- Supports one clock lane and up to four data lanes
- Data lanes support transfer of data in high speed mode
- sequence errors and contentions
- Supports contention detection
- Configurable skew option for each Clock and Data lanes.
- Silicon Proven in TSMC 22ULP
Block Diagram
Applications
- PC
- Television
- Data storage
- Multimedia Devices
- Recorders
- Mobile devices
Deliverables
- GDSII & layer map
- Place-Route views (.LEF)
- Liberty library (.lib)
- Verilog behaviour model
- Netlist & SDF timing
- Layout guidelines, application notes
- LVS/DRC verification reports
Technical Specifications
Foundry, Node
TSMC 22ULP
Maturity
In Production
Availability
Immediate
TSMC
In Production:
22nm
Related IPs
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- DDR4/ LPDDR4/ DDR3L PHY IP - 3200Mbps (Silicon Proven in TSMC 12FFC)
- DDR4/ LPDDR4/ DDR3L PHY IP - 1866Mbps (Silicon Proven in TSMC 28HPC+)
- MIPI D-PHY Rx IP, Silicon Proven in TSMC 7FF
- MIPI D-PHY Rx IP, Silicon Proven in TSMC 12FFC
- MIPI D-PHY Rx IP, Silicon Proven in TSMC 16FFC